## DDCA Lab 3 - 7 Seg Verilog

08 September 2024 12:54

|         |           |    |    |    | D[6] | • | • | •  | •     | • |    |       |
|---------|-----------|----|----|----|------|---|---|----|-------|---|----|-------|
| Display | <b>S3</b> | S2 | S1 | S0 | a    | b | c | d  | e     | f | g  |       |
| 0       | 0         | 0  | 0  | 0  | 0    | 0 | 0 | 0  | 0     | 0 | 1  | 7'101 |
| 1       | 0         | 0  | 0  | 1  |      |   |   | 1  | 1     | ı | 1  | 7'64F |
| 2       | 0         | 0  | 1  | 0  |      |   |   |    |       | 1 |    | 7'612 |
| 3       | 0         | 0  | 1  | 1  |      |   |   | \$ | 1     | ( |    | 7'h06 |
| 4       | 0         | 1  | 0  | 0  | l    |   |   | 1  | İ     |   |    | 71446 |
| 5       | 0         | 1  | 0  | 1  |      | 1 |   |    |       |   |    | 71/24 |
| 6       | 0         | 1  | 1  | 0  |      |   | 8 |    |       |   |    | 7120  |
| 7       | 0         | 1  | 1  | 1  | 3.9  |   |   |    |       | - | 1  | 7'hof |
| 8       | 1         | 0  | 0  | 0  |      |   |   |    |       |   |    | 7'400 |
| 9       | 1         | 0  | 0  | 1  |      |   |   |    | 1     |   |    | 7504  |
| A       | 1         | 0  | 1  | 0  | ē    |   | 8 |    | TX S  |   |    | 7h 08 |
| В       | 1         | 0  | 1  | 1  |      |   |   |    | 13    |   |    | 7'60  |
| C       | 1         | 1  | 0  | 0  |      | 1 |   |    |       |   |    | 7'431 |
| D       | ì         | 1  | 0  | 1  |      |   |   |    |       | 1 | 36 | 7'442 |
| E       | 1         | 1  | 1  | 0  | AC 8 | - | 1 |    | 102 × |   |    | 7'430 |
| F       | 1         | 1  | 1  | 1  | 34   | 1 |   |    |       |   |    | 7'h38 |